Intellectual Property

  1. Ozgur Sinanoglu, “System, Method, Computer-Accessible Medium, And Circuit For Logic Locking”, U.S. Patent pending, filed May 2020
  2. Ozgur Sinanoglu, Muhammad Yasin and Jeyavijayan Rajendran, “System, Method and Computer-Accessible Medium for Stripped-Functionality Logic Locking”, U.S. Patent pending, filed Oct 2017.
  3. Ozgur Sinanoglu, Muhammad Yasin and Jeyavijayan Rajendran, “System, Method and Computer-Accessible Medium for IC Camouflaging for Minterm Protection”, U.S. Patent pending, accepted May 2020.
  4. Ozgur Sinanoglu, Muhammad Yasin and Jeyavijayan Rajendran, “System, Method and Computer-Accessible Medium for Satisfiability Resistant Attack Resistant Logic Locking”, U.S. Patent pending, accepted Aug 2020.
  5. Jeyavijayan Rajendran, Ozgur Sinanoglu and Ramesh Karri, “System, Method And Computer-Accessible Medium For Fault Analysis Driven Selection Of Logic Gates To Be Camouflaged”, U.S. Patent No. US10073728B2, issued Sep 11, 2018, published under International Publication No. WO 2015/038587 by World Intellectual Property Organization.
  6. Jeyavijayan Rajendran, Ozgur Sinanoglu and Ramesh Karri, “Security-Centric Electronic System Design”, U.S. Patent pending, filed Mar 2015.
  7. Jeyavijayan Rajendran, Youngok Pino, Ramesh Karri and Ozgur Sinanoglu, “System, Method and Computer-Accessible Medium for Facilitating Logic Encryption”, U.S. Patent No. 9,817,980, issued Nov 14, 2017.
  8. Jeyavijayan Rajendran, Ozgur Sinanoglu and Ramesh Karri “System, Method and Computer-Accessible Medium for Providing Secure Split Manufacturing”, U.S. Patent pending, accepted Aug 30 2018, published under International Publication No. WO 2014/153029 by World Intellectual Property Organization.
  9. Ozgur Sinanoglu, “Test Access System, Method and Computer Accessible Medium for Chips with Spare Identical Cores”, U.S. Patent No. 9,262,292, issued Feb 2016.
  10. Ozgur Sinanoglu, “System, Method and Computer-Accessible Medium for DfT Support for Launch and Capture Power Reduction in Launch-Off-Capture Testing”, U.S. Patent No 9,170,298, issued Oct 2015.
  11. Ozgur Sinanoglu, “Systems, Processes and Computer-Accessible Medium for Providing a Bidirectional Scan Path for Peak Capture Power Reduction in Launch-Off-Shift Testing”, U.S. Patent pending, U.S. Patent No. 10,203,368, issued Feb 11, 2019.
  12. Jeyavijayan Rajendran, Youngok Pino, Ramesh Karri and Ozgur Sinanoglu, “Systems, Processes and Computer-Accessible Medium for Providing Logic Encryption Utilizing Fault Analysis”, U.S. Patent No. 9,081,929, issued July 14, 2015.
  13. Ozgur Sinanoglu, “Architecture, System, Method and Computer-Accessible Medium for Toggle-Based Masking”, U.S. Patent No. 8,756,468, issued June 17, 2014.
  14. Ozgur Sinanoglu, “Architecture, System, Method and Computer-Accessible Medium for Eliminating Scan Performance Penalty”, U.S. Patent No. 8,726,109, issued May 13, 2014.
  15. Ozgur Sinanoglu, “Architecture, System, Method and Computer-Accessible Medium for Partial Scan Testing”, U.S. Patent No. 9,599,671, issued March 21, 2017.
  16. Ozgur Sinanoglu, “Architecture, System, Method and Computer-Accessible Medium for Expedited-Compaction for Scan Power Reduction”, U.S. Patent pending, accepted Oct 2018.
  17. Vinayaka Jyothi, Jeyavijayan Rajendran, Ramesh Karri and Ozgur Sinanoglu, “Design and Analysis of Ring Oscillator Based Design-for-Trust Technique”, U.S. Patent No. 9,081,991, issued July 15, 2015.
  18. Ozgur Sinanoglu and Sobeeh Almukhaizim, “Circuit and Method for Increasing Scan Cell Observability of Response Compactors”, U.S. Patent No. 8,006,150, issued August 23, 2011.
  19. Sobeeh Almukhaizim and Ozgur Sinanoglu, “Circuit and Method Providing Dynamic Scan Chain Partitioning”, U.S. Patent No. 7,937,634, issued May 6, 2011.
  20. Ozgur Sinanoglu, “Circuit for Boosting Encoding Capabilities of Test Stimulus Decompressors”, U.S. Patent No. 7,930,607, issued Apr 19, 2011.